18000 6c java_面向ISO18000-6C协议的无源超高频射频识别标签芯片设计
摘要:
This paper presents a new fully integrated wide-range UHF passive RFID tag chip design that is compatible with the ISO18000-6C protocol. In order to reduce the die area, an ultra-low power CMOS voltage regulator without resistors and an area-efficient amplitude shift keying demodulator with a novel adaptive average generator are both adopted. A low power clock generator is designed to guarantee the accuracy of the clock under 4%. As the clock gating technology is employed to reduce the power consumption of the baseband processor, the total power consumption of the tag is about 14 mW with a sensitivity of –9.5 dBm. The detection distance can reach about 5 m under 4 W effective isotropic radiated power. The whole tag is fabricated in TSMC 0.18 mm CMOS technology and the chip size is 880 × 880 m.
展開
總結
以上是生活随笔為你收集整理的18000 6c java_面向ISO18000-6C协议的无源超高频射频识别标签芯片设计的全部內容,希望文章能夠幫你解決所遇到的問題。
- 上一篇: 注册了域名后怎么建站(域名注册以后如何建
- 下一篇: 安卓改位置软件(安卓改位置)